### HLS Lab-B

Binarized Neural Network

R09944013 林芍甫

#### Outline

- FINN: A Framework for Fast, Scalable Binarized Neural Network Inference [FPGA '17]
- Reproducing results with PYNQ-Z2

## FINN: A Framework for Fast, Scalable Binarized Neural Network Inference

25th International Symposium on Field-Programmable Gate Arrays, February 2017
Yaman Umuroglu\*†, Nicholas J. Fraser\*‡, Giulio Gambardella\*, Michaela Blott\*, Philip Leong‡, Magnus Jahre† and Kees Vissers\*
\*Xilinx Research Labs; †Norwegian University of Science and Technology; ‡University of Sydney yamanu@idi.ntnu.no

#### FINN: A Framework for Fast, Scalable Binarized Neural Network Inference

#### Contribution

- Optimizations for mapping BNNs onto FPGA more efficiently
- A range of prototypes that demonstrate the potential of BNNs on an off-the-shelf FPGAs platform

#### Methods

- The Matrix-Vector-Threshold Unit
- BNN-specific Operator Optimizations
  - Popcount for Accumulation
  - Batchnorm-activation as Threshold
  - Boolean OR for Max-pooling
- O Convolution: The Sliding Window Unit

#### BNN-specific Operator Optimizations

- Popcount for Accumulation
- Batchnorm-activation as Threshold
- Boolean OR for Max-pooling

#### The Matrix-Vector-Threshold Unit (top.cpp)

- The Matrix-Vector-Threshold Unit
  - SIMD = Number of input columns computed in parallel
  - PE = Number of output rows computed in parallel
- Streaming FIFO



Figure 5: Overview of the MVTU.

#### The Matrix-Vector-Threshold Unit (top.cpp)

```
void DoCompute (ap uint <64> *in, ap uint <64> *out, const unsigned int numReps) {
                           memInStrm ("DoCompute.memInStrm");
hls::stream<ap uint<L0 PE * (L0 API + L0 APF)>> inter0("DoCompute.inter0");
hls::stream <ap uint <64>>
                            memOutStrm ("DoCompute.memOutStrm");
#pragma HLS stream depth=1024 variable=memInStrm
#pragma HLS stream depth=L0 DEPTH variable=inter0
#pragma HLS stream depth=L1 DEPTH variable=inter1
#pragma HLS stream depth=L2 DEPTH variable=inter2
#pragma HLS stream depth=1024 variable=memOutStrm
Mem2Stream Batch <64, inBytesPadded > (in, memInStrm, numReps);
StreamingFCLayer Batch
  <LO MW, LO MH, LO SIMD, LO PE, Recast <XnorMul>, Slice<ap uint<1>>>
  (memInStrm, inter0, weights0, threshs0, numReps, ap resource lut ());
```

- Popcount/XNOR Operation in MAC
- Batchnorm-activation as Threshold
- Boolean OR for Max-pooling



Figure 6: MVTU PE datapath. Bold indicates bitwidth.

T

#### **A Binary Neuron**

#### Simulated using real numbers:



$$a_B = \varphi\left(\sum_{i=0}^{K-1} w_R^i \cdot d_R^i\right)$$

#### Implemented using binary encoding:



$$a_B = \varphi \left( 2 \cdot PopCnt \left( \sim \left( w_B^i \wedge d_B^i \right) \right) - K \cdot N \right)$$

#### **Convolution with bitwise operations**

Multiplication and addition are replaced by bitwise XNOR and PopCount.



<sup>\*</sup> To enable usage of fast floating-point GPU kernels in PyTorch/Tensorflow during BNN training.

```
auto const &w = weights.weights(tile);
for (unsigned pe = 0; pe < PE; pe++) {
auto const wgt = TWeightI()(w[pe]);
for (unsigned mmv = 0; mmv < MMV; mmv++) {
  auto const act = TSrcI()(inElem, mmv);
  accu[mmv][pe] = mac<SIMD>(accu[mmv][pe], wqt, act, r, mmv);
```

```
ap uint<1> const  m val;
#pragma HLS inline
#pragma HLS inline
#pragma HLS inline
return b*a;
```

- ullet Let the output of dot product be  ${f a}_{k}$  , the batch normalization parameters  $\Theta_{k}=(\gamma_{k},\mu_{k},i_{k},B_{k})$
- Batch normalization BatchNorm $(a_k,\Theta_k)=\gamma_k\cdot(a_k-\mu_k)\cdot i_k+B_k$
- prior to the activation function Sign(BatchNorm $(a_k, \Theta_k)$
- We could combine BatchNorm and Activation as a single threshold  $\tau_k$

$$\circ \quad au_k = \mu_k - (rac{B_k}{\gamma_k \cdot i_k})$$

```
for (unsigned pe = 0; pe < PE; pe++) {
#pragma HLS UNROLL
  for (unsigned mmv = 0; mmv < MMV; mmv++) {
#pragma HLS UNROLL
   outElem(pe, mmv, 1) =
      activation.activate(nf, pe, accu[mmv][pe]);
  }
}</pre>
```

```
TA m thresholds[PE][NF][NumTH];
#pragma HLS inline
TR activate(unsigned const nf, unsigned const pe, TA const &accu) const {
#pragma HLS inline
  TR result=ActVal;
#pragma HLS unroll
     result+=Compare() (m thresholds[pe][nf][i], accu);
```



#### Max-pooling with bitwise operations

- During training the Max-pooling layer was put before binary activation.
- During inference, the max-pooling layer should be put after the binary activation to optimize the computation:\*



```
void StreamingMaxPool(stream<ap uint<NumChannels> > & in,
for (unsigned int yp = 0; yp < ImgDim / PoolDim; yp++) {
   for (unsigned int ky = 0; ky < PoolDim; ky++) {
     for (unsigned int xp = 0; xp < ImgDim / PoolDim; <math>xp++) {
#pragma HLS PIPELINE II=1
       ap uint<NumChannels> acc = 0;
       for (unsigned int kx = 0; kx < PoolDim; kx++) {
      buf[xp] |= acc;
```



#### **Putting it together**

To implement a BNN for efficient inference on a 32-bit architecture, several other issues need to be addressed:

- Scheduling and bitpacking
- Input feature map border padding



#### Convolution: The Sliding Window Unit

```
Matrix Vector Activate Batch < MatrixW, MatrixH, SIMD, PE, 1, TSrcI, TDstI,
  (static cast<hls::stream<ap uint<SIMD*TSrcI::width>>&>(convInp),
   static cast<hls::stream<ap uint<PE*TDstI::width>>&>
```



# Reproducing FINN on PYNQ-Z2

#### Models and Datasets

- Models
  - C LFC Model
    - three-layer fully connected network
  - CNV
    - Convolution layer
      - 3x3 convolution, 3x3 convolution, 2x2 maxpool
    - Convolution layers repeated three times with 64-128-256 channels
    - two fully connected layers of 512 neurons
- Datasets
  - o MINST
  - o CIFAR-10

#### Implementations

- 1 bit weights and 1 bit activation (W1A1) for CNV and LFC
- 1 bit weights and 2 bit activation (W1A2) for CNV and LFC
- 2 bit weights and 2 bit activation (W2A2) for CNV

#### cnvW1A1 - HLS synthesis

| Name                                                 | +<br>  BRAM_18K              | DSP48E                         | FF                                      | LUT                                       | URAM                      |
|------------------------------------------------------|------------------------------|--------------------------------|-----------------------------------------|-------------------------------------------|---------------------------|
| DSP  Expression  FIFO  Instance  Memory  Multiplexer | - <br>  - <br>  62 <br>  195 | -  <br>-  <br>-  <br>24  <br>- | - <br>0 <br>- <br>178116 <br>2912 <br>- | - <br>6 <br>- <br>122454 <br>160 <br>7002 | - <br>- <br>- <br>0 <br>0 |
| Register<br>+<br> Total                              | - <br>++<br>  257            | - <br>+<br>24                  | 160<br> <br>  181188                    | - <br><br>  129622                        | - <br>+<br>  0            |
| Available<br>                                        | ++<br>  280 <br>++           | 220 <br>                       | 106400 <br>                             | 53200  <br>                               | 0                         |
| Utilization (%)                                      | 91 <br>++                    | 10                             | 170<br>                                 | 243                                       | 0                         |

#### cnvW1A1 - RTL Synthesis

| +                      | +     |       |           | ++    |
|------------------------|-------|-------|-----------|-------|
| Site Type              | Used  | Fixed | Available | Util% |
| +                      | +     |       |           |       |
| Slice LUTs             | 29635 | 0     | 53200     | 55.70 |
| LUT as Logic           | 27197 | 0     | 53200     | 51.12 |
| LUT as Memory          | 2438  | 0     | 17400     | 14.01 |
| LUT as Distributed RAM | 1578  | 0     |           |       |
| LUT as Shift Register  | 860   | 0     |           | į į   |
| Slice Registers        | 42053 | 0     | 106400    | 39.52 |
| Register as Flip Flop  | 42053 | 0     | 106400    | 39.52 |
| Register as Latch      | 0     | 0     | 106400    | 0.00  |
| F7 Muxes               | 2404  | 0     | 26600     | 9.04  |
| F8 Muxes               | 589   | 0     | 13300     | 4.43  |
| A                      |       |       |           |       |

| +              | ++   | +     |           | ++    |
|----------------|------|-------|-----------|-------|
| Site Type      | Used | Fixed | Available | Util% |
| +              | ++   | +     |           | ++    |
| Block RAM Tile | 124  | 0     | 140       | 88.57 |
| RAMB36/FIFO*   | 76   | 0     | 140       | 54.29 |
| RAMB36E1 only  | 76   | ĺ     |           | j j   |
| RAMB18         | 96   | 0     | 280       | 34.29 |
| RAMB18E1 only  | 96   | į     |           | į į   |
|                |      |       |           |       |

| Site Type           | Used    | Fixed | Available | Util%  |
|---------------------|---------|-------|-----------|--------|
| DSPs                | 24      | 0     | 220       | 10.91  |
| DSP48E1 only  <br>+ | 24<br>+ | <br>  | <br>+     | <br>++ |

#### Compare cnvW1A1 and cnvW1A2

|         |     | FF                  | LUT    |
|---------|-----|---------------------|--------|
| cnvW1A1 | HLS | 181188              | 129622 |
|         | RTL | 42053               | 29635  |
|         | HLS | 202908              | 152857 |
| cnvW1A2 | RTL | Place Design ERROR! |        |

#### LFC model

- MNIST + LFC
  - Compare HW inference and SW inference elapsed time
  - O Accuracy: 98.4%



#### CNV model

- Cifar10 + CNV
  - Compare HW inference and SW inference elapsed time



#### BinaryNets for Pynq

- Try to train BinaryNets with <a href="https://github.com/MatthieuCourbariaux/BinaryNet">https://github.com/MatthieuCourbariaux/BinaryNet</a>
- However, it is deprecated and hard to setup environment (Theano, PyLearn2, ...).

#### Takeaway Questions

- 1. XNOR gate is used in which operation in the BNN?
- 2. Which one operates last in the design of FINN?
  - a. popcount
  - b. xnor
  - c. threshold